Seven levels triphasic inverter design controlled by a state machine

 

Đã lưu trong:
Chi tiết về thư mục
Tác giả: Alpízar-Castillo, Joel
Định dạng: artículo original
Trạng thái:Versión publicada
Ngày xuất bản:2017
Miêu tả:This article describes the design of a seven levels triphasic inverter circuit, separated in three stages: monophasic signal generation stage, control stage and offset stage. For the monophasic signal generation stage was used an asymmetric cascade inverter based thyristors. For the control stage was used a finite state machine with JK flip-flops. For the offset stage, monoestable circuit was preferred over an RC circuit, because it causes significant power losses and negative effects on the output signal.
Quốc gia:Portal de Revistas TEC
Tổ chức giáo dục:Instituto Tecnológico de Costa Rica
Repositorio:Portal de Revistas TEC
Ngôn ngữ:Español
OAI Identifier:oai:ojs.pkp.sfu.ca:article/3200
Truy cập trực tuyến:https://revistas.tec.ac.cr/index.php/tec_marcha/article/view/3200
Từ khóa:Circuito desfasador
circuito inversor
electrónica de potencia
inversor trifásico
máquina de estados
puente inversor
Inverter bridge
inverter circuit
offset circuit
power electronic
state machine
triphasic inverter